## Birla Institute of Technology and Science, Pilani II Semester 2014-2015

## CS/ECEEE/INSTR F241 Microprocessor Programming and Interfacing

Test-2 (Open Book)

Time: 1 Hr Date: 22-03-2014 MM: 40

**Q1.** Design an 80286 based system that has the following memory requirements:

1 M of ROM from  $000000_H$ 

1 M of ROM from  $800000_H$ 

1 M of ROM from F00000<sub>H</sub>

 $7 \text{ M of RAM from } 100000_{H}$ 

3 M of RAM from 900000<sub>H</sub>

## **Chips available:**

512K ROM chip 6 nos. 512K RAM chip 20 nos. LS138 4 nos.

Show the complete memory mapping and design the memory decoding circuit <u>using only the</u> <u>chips given</u>. All system bus signals ( MEMR', MEMW', IOR', IOW' BHE',  $A_0$ -  $A_{23}$ ,  $D_0$  -  $D_{15}$ ) are available. Use absolute addressing. Show the complete memory interfacing circuit. [30]

- Using 8255 BSR generate a square waveform of frequency of 2 KHz on PC<sub>0</sub>. 8255 base address is 00<sub>H</sub>. Write the software segment for programming 8255 to generate the waveform. You can assume that there is a delay routine (delay250) available for generating a delay of 250μs. You need not show the hardware interfacing circuit.
- Q3. From the 8 byte 80386 descriptor given below (a) what will be the starting address of the segment in memory and (b) what is the size of the segment in bytes? (Descriptor is given in BIG ENDIAN FORMAT (i.e.) MSB onwards)

A2 5F B7 00 00 00 FF FF

[4]